ECE2020 Final Exam Summer 2013 GTL July 31, 2013

Name: \_\_\_\_\_

Show your work for any possible partial credit. 100 possible points, 12 exam pages plus a figure.

| High Level Language |                             |          |  |  |  |  |  |
|---------------------|-----------------------------|----------|--|--|--|--|--|
| A                   | ssembly Language            |          |  |  |  |  |  |
|                     | Instruction Set             |          |  |  |  |  |  |
| Memory              | Memory Data Path Controller |          |  |  |  |  |  |
| Storage             | Functional                  | State    |  |  |  |  |  |
|                     | Units                       | Machines |  |  |  |  |  |
|                     | Building Blocks             |          |  |  |  |  |  |
| Gate                |                             |          |  |  |  |  |  |
| S                   | witches and Wires           |          |  |  |  |  |  |

1) (6 Points) Three incomplete circuits are shown below. Complete each circuit by adding the needed switching network so the output is pulled high or low for all combinations of inputs (i.e., no floats or shorts). Complete each circuit (pull down, pull up, or both) and write the expression if one is not given. Assume both inputs and complements are available.



| High Level Language |                            |          |  |  |  |  |  |  |
|---------------------|----------------------------|----------|--|--|--|--|--|--|
| A                   | Assembly Language          |          |  |  |  |  |  |  |
|                     | Instruction Set            |          |  |  |  |  |  |  |
| Memory              | Memory Data Path Controlle |          |  |  |  |  |  |  |
| Storage             | Functional                 | State    |  |  |  |  |  |  |
|                     | Units                      | Machines |  |  |  |  |  |  |
|                     | Building Blocks            |          |  |  |  |  |  |  |
| Gate                |                            |          |  |  |  |  |  |  |
| S                   | witches and Wires          |          |  |  |  |  |  |  |

2) (5 points) Implement the following expression using only NOR gates and inverters. Then determine the number of switches required. Use proper mixed logic notation. Do not modify the expression. Do not assume compliments of inputs are available.

 $Out = ((\overline{\overline{A} \cdot \overline{B} + C}) \ \overline{D} + E) \ \overline{F}$ 

| Hi      | igh Level Language<br>ssembly Language<br>Instruction Set |            |
|---------|-----------------------------------------------------------|------------|
| Memory  | Data Path                                                 | Controller |
| Storage | Functional                                                | State      |
|         | Units                                                     | Machines   |
|         | Building Blocks                                           |            |
|         | Gate                                                      |            |
| SI      | witches and Wires                                         |            |

3) (5 points) Using only the devices below, implement a two-to-one mux on the diagram below. (The block diagram of a 2 to 1 mux is show above just as an FYI only).



Select —

| High Level Language |                   |          |  |  |  |  |  |  |
|---------------------|-------------------|----------|--|--|--|--|--|--|
| A                   | ssembly Language  |          |  |  |  |  |  |  |
|                     | Instruction Set   |          |  |  |  |  |  |  |
| Memory              | Controller        |          |  |  |  |  |  |  |
| Storage             | Functional        | State    |  |  |  |  |  |  |
|                     | Units             | Machines |  |  |  |  |  |  |
|                     | Building Blocks   |          |  |  |  |  |  |  |
| Gate                |                   |          |  |  |  |  |  |  |
| Sv                  | witches and Wires |          |  |  |  |  |  |  |



4) (5 points) Using a two-to-one mux, implement a transparent latch using basic gates (NAND, NOR, AND, OR, NOT, pass). Enable here is an active high write enable. (The block diagram of a transparent latch is show above just as an FYI only).

Try to minimize transistors.



| High Level Language |                             |          |  |  |  |  |  |  |  |
|---------------------|-----------------------------|----------|--|--|--|--|--|--|--|
| A                   | Assembly Language           |          |  |  |  |  |  |  |  |
| Instruction Set     |                             |          |  |  |  |  |  |  |  |
| Memory              | Memory Data Path Controller |          |  |  |  |  |  |  |  |
| Storage             | Functional                  | State    |  |  |  |  |  |  |  |
|                     | Units                       | Machines |  |  |  |  |  |  |  |
|                     | Building Blocks             |          |  |  |  |  |  |  |  |
| Gate                |                             |          |  |  |  |  |  |  |  |
| Si                  | witches and Wires           |          |  |  |  |  |  |  |  |

5) (8 points) Consider the register implementation below.



Assume the following signals are applied to the register above. Draw the signal at point A (output of the first latch), the signal at point OUT (output of second latch). Assume A and OUT start at logic unknown values.



| High Level Language |                             |          |  |  |  |  |  |  |
|---------------------|-----------------------------|----------|--|--|--|--|--|--|
| Δ                   | Assembly Language           |          |  |  |  |  |  |  |
|                     | Instruction Set             |          |  |  |  |  |  |  |
| Memory              | Memory Data Path Controller |          |  |  |  |  |  |  |
| Storage             | Functional                  | State    |  |  |  |  |  |  |
|                     | Units                       | Machines |  |  |  |  |  |  |
| Building Blocks     |                             |          |  |  |  |  |  |  |
|                     | Building Blocks             |          |  |  |  |  |  |  |
|                     | Building Blocks<br>Gate     |          |  |  |  |  |  |  |

6) a)(5 points) Complete the truth table below to the left for a "full adder" as shown below on the right.



b) (10 Points) Using four of the full adder blocks shown above to the right, show how four of them would be used to implement a four bit adder that would be able to add/subtract two four bit numbers. Your inputs are X3, X2, X1, X0, Y3, Y2, Y1, Y0, add/sub, and your outputs include S3, S2, S1, S0. You may use any additional logic gate types you want. Draw your hardware diagram below:

## 7) (10 points total) State machine problem straight from the practice problems:

## Strike State Machine

You're designing a baseball scoreboard. A sub-problem involves keeping track of strikes and fouls. A *strike* occurs when the batter swings at the ball and misses, or when the batter does not swing at a "good" pitch. If a batter earns three strikes during his/her turn at bat, he/she is "out". A *foul* occurs when the batter hits the ball, but the ball does not land in "fair" territory. Fouls are counted as strikes until the batter earns two strikes. Then fouls are ignored. The state diagram below captures these rules. The null input indicates neither a strike nor a foul occurred during that clock cycle. The strike and foul input cannot occur simultaneously, so the output for this case is don't care.



**Part A** Using the state diagram above, complete the state table for this diagram. The inputs are strike, foul, and state bits  $S_1$  and  $S_0$ . The outputs are next state bits  $NS_1$  and  $NS_0$ , and out.

| $S_1$ | $S_0$ | strike | foul | $NS_1$ | $NS_0$ | out |
|-------|-------|--------|------|--------|--------|-----|
| 0     | 0     | 0      | 0    |        |        |     |
| 0     | 0     | 0      | 1    |        |        |     |
| 0     | 0     | 1      | 0    |        |        |     |
| 0     | 1     | 0      | 0    |        |        |     |
| 0     | 1     | 0      | 1    |        |        |     |
| 0     | 1     | 1      | 0    |        |        |     |
| 1     | 0     | 0      | 0    |        |        |     |
| 1     | 0     | 0      | 1    |        |        |     |
| 1     | 0     | 1      | 0    |        |        |     |



**Part B** Determine the simplified logical expression for  $NS_1$ ,  $NS_0$ , and *out* using your state table in part A. Complete the Karnaugh maps below, identify the prime implicants, and express the result.

**Part C** Implement this state machine using your expression from part **B**, plus two register cells. Use an icon for a one bit register cell. You do not have to show the implementation of a register here. Your logic should be simplified.

| High Level Language |                             |          |  |  |  |  |  |  |  |
|---------------------|-----------------------------|----------|--|--|--|--|--|--|--|
| A                   | Assembly Language           |          |  |  |  |  |  |  |  |
| Instruction Set     |                             |          |  |  |  |  |  |  |  |
| Memory              | Memory Data Path Controller |          |  |  |  |  |  |  |  |
| Storage             | Functional                  | State    |  |  |  |  |  |  |  |
|                     | Units                       | Machines |  |  |  |  |  |  |  |
|                     | Building Blocks             |          |  |  |  |  |  |  |  |
| Gate                |                             |          |  |  |  |  |  |  |  |
| S                   | witches and Wires           |          |  |  |  |  |  |  |  |

8) (6 points) SIMM Memory System:

Using SIMMs that are 8 million addresses by 8 bit words:

Part A Suppose that these SIMMS are used to build a 16 million address memory system with 8 bit words. Using **however many** of these SIMMs you need, draw this memory system. In the drawing you make below, add as many SIMM chips as you need and then be sure you label the memory system inputs, Addr, R/W, and Mem Sel, and the system's outputs D0, D1, D2, etc. Also label bus widths, and inputs and outputs of any required decoders. **Put a star on the chip(s) containing the memory location addressed by an address containing a one followed all zeros (all of the address bits are input as a zero except the most significant bit which is a one)**.



| High Level Language |                   |            |  |  |  |  |  |  |  |
|---------------------|-------------------|------------|--|--|--|--|--|--|--|
| А                   | ssembly Language  |            |  |  |  |  |  |  |  |
| Instruction Set     |                   |            |  |  |  |  |  |  |  |
| Memory              | Data Path         | Controller |  |  |  |  |  |  |  |
| Storage             | Functional        | State      |  |  |  |  |  |  |  |
|                     | Units             | Machines   |  |  |  |  |  |  |  |
|                     | Building Blocks   |            |  |  |  |  |  |  |  |
| Gate                |                   |            |  |  |  |  |  |  |  |
| S                   | witches and Wires |            |  |  |  |  |  |  |  |

9) Using the attached single cycle datapath we have discussed extensively in class (see last page of exam for part of it), implement the microcode for the following instructions (see instruction examples also on last page):

a) (5 points) addi \$3, \$2, 25

| # | Х | Y | Ζ | rw | im | im va | au | -a | lu | lf | su | st | ld | st | r/ | msel | description |
|---|---|---|---|----|----|-------|----|----|----|----|----|----|----|----|----|------|-------------|
|   |   |   |   | e  | en |       | en | /S | en |    | en |    | en | en | -W |      |             |
| 1 |   |   |   |    |    |       |    |    |    |    |    |    |    |    |    |      |             |

b) (5 points) sw \$1, (\$2)

| # | X | Y | Z | rw<br>e | im<br>en | im va | au<br>en | -a<br>/s | lu<br>en | lf | su<br>en | st | ld<br>en | st<br>en | r/<br>-w | msel | description |
|---|---|---|---|---------|----------|-------|----------|----------|----------|----|----------|----|----------|----------|----------|------|-------------|
| 1 |   |   |   |         |          |       |          |          |          |    |          |    |          |          |          |      |             |

c) (5 points) Thinking about the "putting it all together" system block diagram: Which bit fields in the part (a) microcode you wrote above would be stored in a Read Only Memory controller? For those fields not stored in the Read Only memory controller where would they come from?

| High Level Language |                            |          |  |  |  |  |  |  |
|---------------------|----------------------------|----------|--|--|--|--|--|--|
| A                   | Assembly Language          |          |  |  |  |  |  |  |
| Instruction Set     |                            |          |  |  |  |  |  |  |
| Memory              | Memory Data Path Controlle |          |  |  |  |  |  |  |
| Storage             | Functional                 | State    |  |  |  |  |  |  |
|                     | Units                      | Machines |  |  |  |  |  |  |
|                     | Building Blocks            |          |  |  |  |  |  |  |
| Gate                |                            |          |  |  |  |  |  |  |
| S                   | witches and Wires          |          |  |  |  |  |  |  |

10) (5 points) Instruction Format. For the third instruction type we discussed, the Immediate Instruction Format, show the actual 32 bits for the instruction:

addi \$10, \$8, 4

assuming the opcode for addi is 001000.

---- ---- ---- ---- ----

9) Assembly language programming

Consider the following MIPS program fragment. The attached last exam page lists the instruction set and explains them with examples.

| address | label  | instruction       |
|---------|--------|-------------------|
| 1000    | start: | addi \$1,\$0,300  |
| 1004    |        | lw \$2,(\$1)      |
| 1008    | loop:  | addi \$1,\$1,4    |
| 1012    |        | lw \$4,(\$1)      |
| 1016    |        | slt \$3,\$2,\$4   |
| 1020    |        | beq \$3,\$0,skip1 |
| 1024    |        | add \$2,\$0,\$4   |
| 1028    | skip1: | slti \$3,\$1,324  |
| 1032    |        | bne \$3,\$0,loop  |
| 1036    |        | add \$5,\$0,\$2   |

Assume memory holds the following starting at address 300:

| Address | Data |
|---------|------|
| 300     | -16  |
| 304     | -7   |
| 308     | -12  |
| 312     | 5    |
| 316     | 8    |
| 320     | -3   |
| 324     | 10   |
| 328     | -19  |
| 332     | 34   |
| 336     | 20   |

Part a) (5 points) How many words of data are read in by the program fragment?

Total number of data words read:

Part b) (5 points) How many times is the add instruction at address 1024 executed? Number of times:

Part c) (5 points) What are the values in the following registers at the end of the program fragment?

\$1 = \$2 = \$3 = \$4 =

\$5 =

Part d) (5 points) What does this program fragment do?

You may tear this off from the exam and you do not need to turn in this page.

