## ECE 2020

## Digital Systems Design Quiz IV

November 29, 2012

This quiz is closed book and closed note and no calculators.

There are four questions. Do read them over before you start to work. If you need to make any assumptions, state them.

The meaning of each question should be clear, but if something does not make any sense to you, please ask for clarification. If you run out of room, please continue on the back of the previous page.

## Good Luck!

Name (Please print)

This quiz will be conducted according to the Georgia Tech Honor Code. I pledge to neither give nor receive unauthorized assistance on this exam and to abide by all provisions of the Honor Code.

Signed

| Question | Score | Max |
| :---: | :---: | :---: |
| 1 |  | 20 |
| 2 |  | 30 |
| 3 |  | 30 |
| 4 |  | 20 |
| Total |  | $\mathbf{1 0 0}$ |

1. (20) Logic and barrel shifter units
(a) (5) What is the result of an arithmetic right shift by 10 bits of (the half word) $0 \times A 752$.
(b) (5) What is the result of a rotate left by 8 bits of (the half word) $0 \times 3 D 7 F$.
(c) (10) Show the design for one bit of a logic unit which can compute any function of two boolean variables (as designed in class). You may build the unit out of any multiplexor, decoder, or encoder module, or any gates you need. Show how to configure your design to compute the function $z=x+\bar{y}$. You must show what signals or values are connected to which pin of your design. You must label each pin inside the module.
2. (30) Memory
(a) (5) Consider a $4 \mathrm{~K} \times 4$ memory chip. Suppose there are 128 bits per row? What is the specification of the column mux?
(b) (5) For the chip in (a), what is the specification of the row decoder?
(c) (5) Which is more dense (bits/area), SRAM or DRAM? Why?
(d) (15) Design a $128 \mathrm{~K} \times 16$ memory out of $32 \mathrm{~K} \times 4$ chips. You must identify all address, data, and control bits/busses and their connections for full credit.
3. (30) ISA/Datapath

a) (20) Write the microcode for the following sequence of RTL statements in the table above.

Register addresses and immediate values should be in hex. All other fields must in binary and be the correct number of bits. Assume that register $\mathrm{i}(\mathrm{Ri})$ is initialized to i . Assume that all arithmetic operands are signed (twos complement) numbers.
$R 7=R 11+R 13$
R2 = R5 AND R7
$\operatorname{MEM}[\mathrm{R} 8]=\mathrm{R} 2$
R11 $=$ R12/4 (division by 4)
b) (5) What is the value of the data that is loaded into Mem[8]? $\qquad$
c) (5) What is the final value in R11? $\qquad$
4. (20) Instruction Set Architecture
a) Consider the MIPS assembly language statement: addi $\$ 12, \$ 4,-7$

If the opcode for addi is 010110, what is the hexadecimal encoding of this instruction? Show the encoding of each field and the overall hex encoding.
b) Consider the MIPS assembly language statement: XOR \$16, \$24, \$8

If the opcode for XOR is 100100 , what is the hexadecimal encoding of this instruction? Show the encoding of each field and the overall hex encoding.
c) In a couple of sentences, why is RO $=0$ in MIPS (why did the architects decide to do this)?
d) What is the rationale for immediate type instructions.

